

## 8-Channel Constant Current LED Sink Driver

#### **Features**

- 8 constant-current output channels
- Constant output current invariant to load voltage change:
   Constant output current range per channel:
  - $3 45mA @ V_{DD} = 5V;$
  - 3 30mA @ V<sub>DD</sub>= 3.3V
- Excellent output current accuracy:

between channels: ±3% (max.), and

between ICs: ±6% (max.)

- Output current adjusted through an external resistor
- Staggered output delay
- 25MHz clock frequency
- Schmitt trigger input
- 3.3V/ 5V supply voltage
- "Pb-free & Green" Package



| Current          | Accuracy    | Conditions                                                                                                                  |
|------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------|
| Between Channels | Between ICs | Conditions                                                                                                                  |
| < ±3%            | < ±6%       | $I_{OUT}$ = 3mA ~ 30mA @ $V_{DS}$ $\ge$ 0.8V; $V_{DD}$ = 3.3V $I_{OUT}$ = 3mA ~ 45mA @ $V_{DS}$ $\ge$ 0.8V; $V_{DD}$ = 5.0V |

## **Product Description**

With PrecisionDrive™ technology, MBI5167 is designed for LED displays which require to be operated at low current and to match the luminous intensity of each channel. It provides supply voltage and accepts CMOS logic input at 3.3V and 5.0V to meet the trend of low power consumption. MBI5167 contains a serial buffer and data latches which convert serial input data into parallel output format. At MBI5167 output stage, sixteen regulated current ports are designed to provide uniform and constant current sinks for driving LEDs within a large range of V<sub>F</sub> variations.

MBI5167 provides users with great flexibility and device performance for LED display applications, e.g. LED panels. It accepts an input voltage range from 3V to 5.5V and maintains a constant current up from 3mA to 45mA determined by an external resistor, R<sub>ext</sub>, which gives users flexibility in controlling the light intensity of LEDs. MBI5167 guarantees to endure maximum 17V at the output port. The high clock frequency, 25MHz, also satisfies the system requirements of high volume data transmission.

- 1 -

### **Block Diagram**



## **Terminal Description**

| Pin No. | Pin Name    | Function                                                                                                                                                         |
|---------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | GND         | Ground terminal for control logic and current sink                                                                                                               |
| 2       | SDI         | Serial-data input to the shift register                                                                                                                          |
| 3       | CLK         | Clock input terminal for data shift on rising edge                                                                                                               |
|         |             | Data strobe input terminal                                                                                                                                       |
| 4       | LE          | Serial data is transferred to the output latch when LE is high. The data is latched when LE goes low.                                                            |
| 5~12    | OUT0 ~ OUT7 | Constant current output terminals                                                                                                                                |
| 13      | ŌĒ          | Output enable terminal When $\overline{OE}$ is active (low), the output is enabled; when $\overline{OE}$ is inactive (high), the output is turned OFF (blanked). |
| 14      | SDO         | Serial-data output to the following SDI of next driver IC. SDO signal change on rising edge of CLK.                                                              |
| 15      | R-EXT       | Input terminal used to connect an external resistor for setting up output current for all output channels                                                        |
| 16      | VDD         | 3.3V / 5V supply voltage terminal                                                                                                                                |

# **Pin Configuration**



# **Equivalent Circuits of Input and Output Terminals**



IN O VDD

LE terminal





## **Timing Diagram**



#### **Truth Table**

| CLK      | LE | ŌE | SDI              | OUT0 OUT5 OUT 7                                                        | SDO              |
|----------|----|----|------------------|------------------------------------------------------------------------|------------------|
| <u>_</u> | Н  | L  | D <sub>n</sub>   | Dn Dn - 5 Dn - 7                                                       | D <sub>n-7</sub> |
|          | L  | L  | D <sub>n+1</sub> | No Change                                                              | D <sub>n-6</sub> |
| <b>_</b> | Н  | L  | D <sub>n+2</sub> | $\overline{D_{n+2}} \dots \overline{D_{n-3}} \dots \overline{D_{n-5}}$ | D <sub>n-5</sub> |
| <b>—</b> | Х  | L  | D <sub>n+3</sub> | Dn+2 Dn-3 Dn-5                                                         | D <sub>n-5</sub> |
| <b>—</b> | Х  | Н  | D <sub>n+3</sub> | Off                                                                    | D <sub>n-5</sub> |

# **Maximum Ratings**

| Charac                                  | teristic | Symbol               | Rating                       | Unit |  |
|-----------------------------------------|----------|----------------------|------------------------------|------|--|
| Supply Voltage                          |          | $V_{DD}$             | 0 ~ 7.0                      | V    |  |
| Input Voltage                           |          | V <sub>IN</sub>      | -0.4 ~ V <sub>DD</sub> + 0.4 | V    |  |
| Output Current                          |          | I <sub>OUT</sub>     | 120                          | mA   |  |
| Sustaining Voltage at OUT               | Port     | V <sub>DS</sub>      | -0.5 ~ +17.0                 | V    |  |
| Clock Frequency                         |          | F <sub>CLK</sub>     | 25                           | MHz  |  |
| GND Terminal Current                    |          | I <sub>GND</sub>     | 960                          | mA   |  |
| Power Dissipation<br>(On 4 Layers PCB,  | GD type  | P <sub>D</sub>       | 1.57                         | W    |  |
| Ta=25°C)                                | GP type  | T D                  | 1.50                         | VV   |  |
| Thermal Resistance<br>(On 4 Layers PCB, | GD type  | <b>D</b>             | 79.71                        | °C/W |  |
| Ta=25°C)                                | GP type  | R <sub>th(j-a)</sub> | 83.38                        | O/VV |  |
| Operating Junction Temperature          |          | $T_{j,max}$          | 150                          | °C   |  |
| Operating Temperature                   |          | T <sub>opr</sub>     | -40 ~ +85                    | °C   |  |
| Storage Temperature                     |          | T <sub>stg</sub>     | -55 ~ +150                   | °C   |  |

# Electrical Characteristics ( $V_{DD}$ = 5.0V)

| Characteristics                  |                                          | Symbol                  | Cond                                                                                          | lition                   | Min.                | Тур. | Max.                | Unit  |
|----------------------------------|------------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------|--------------------------|---------------------|------|---------------------|-------|
| Supply Voltage V <sub>DD</sub> - |                                          | 4.5                     | 5.0                                                                                           | 5.5                      | V                   |      |                     |       |
| Sustaining Voltage at OUT Ports  |                                          | V <sub>DS</sub>         | OUT0 ~ OUT7                                                                                   |                          | -                   | -    | 17.0                | V     |
|                                  | POILS                                    |                         | Refer to "Test Cir<br>Charact                                                                 |                          | 3                   | -    | 45                  | mA    |
| Output Current                   |                                          | I <sub>OH</sub>         | SE                                                                                            | 00                       | -                   | -    | -1.0                | mA    |
|                                  |                                          | I <sub>OL</sub>         | SE                                                                                            | 00                       | -                   | -    | 1.0                 | mA    |
| "H" level                        |                                          | V <sub>IH</sub>         | $T_a = -40$                                                                                   | 0~85°C                   | $0.7 \times V_{DD}$ | -    | $V_{DD}$            | V     |
| Input Voltage                    | "L" level                                | V <sub>IL</sub>         | $T_a = -40$                                                                                   | 0~85°C                   | GND                 | -    | 0.3×V <sub>DD</sub> | V     |
| Output Leakage                   | e Current                                | I <sub>OH</sub>         | V <sub>DS</sub> =                                                                             | 17.0V                    | -                   | -    | 0.5                 | μΑ    |
| Output Voltage                   | SDO                                      | V <sub>OL</sub>         | I <sub>OL</sub> = +                                                                           | 1.0mA                    | -                   | -    | 0.4                 | V     |
| Output Voltage SDO               |                                          | V <sub>OH</sub>         | I <sub>OH</sub> = -1.0mA                                                                      |                          | 4.6                 | -    | -                   | V     |
| Output Current 1                 |                                          | I <sub>OUT(1)</sub>     | $V_{DS} \ge 0.8V$                                                                             | R <sub>ext</sub> = 1860Ω | -                   | 10   | -                   | mA    |
| Current Skew 1                   |                                          | dl <sub>OUT(1)</sub>    | $I_{OL}$ = 10mA $V_{DS} \ge 0.8V$                                                             | R <sub>ext</sub> = 1860Ω | -                   | ±1   | ±3                  | %     |
| Output Current                   | Output Current 2                         |                         | $V_{DS} \ge 0.8V$                                                                             | R <sub>ext</sub> = 744Ω  | -                   | 25   | -                   | mA    |
| Current Skew 2                   | Current Skew 2                           |                         | $I_{OL}$ = 25mA $V_{DS} \ge 0.8V$                                                             | R <sub>ext</sub> = 744Ω  | -                   | ±1   | ±3                  | %     |
| Output Current<br>Output Voltage |                                          | %/dV <sub>DS</sub>      | V <sub>DS</sub> within 1.0V and 3.0V                                                          |                          | -                   | ±0.1 | -                   | % / V |
|                                  | Output Current vs.<br>Sustaining Voltage |                         | V <sub>DD</sub> within 4.5V and 5.5V                                                          |                          | -                   | ±1   | -                   | % / V |
| Pull-up Resisto                  | r                                        | R <sub>IN</sub> (up)    | ō                                                                                             | Ē                        | 200                 | 370  | 700                 | ΚΩ    |
| Pull-down Resi                   | stor                                     | R <sub>IN</sub> (down)  | L                                                                                             | E                        | 200                 | 370  | 700                 | ΚΩ    |
|                                  |                                          | I <sub>DD</sub> (off) 1 | R <sub>ext</sub> = Open, OU                                                                   | T0 ~ OUT7 = Off          | -                   | 1.5  | 2.5                 |       |
|                                  | "OFF"                                    | I <sub>DD</sub> (off) 2 | $R_{\text{ext}}$ = 1860 $\Omega$ , $\overline{\text{OUT0}} \sim \overline{\text{OUT7}}$ = Off |                          | -                   | 3.6  | 5.0                 |       |
| Supply<br>Current                |                                          | I <sub>DD</sub> (off) 3 | $R_{\text{ext}} = 744\Omega,  \overline{\text{OU}}$                                           | T0 ~ OUT7 = Off          | -                   | 4.8  | 6.5                 | mA    |
|                                  | "ON"                                     | I <sub>DD</sub> (on) 1  | R <sub>ext</sub> = 1860Ω,                                                                     | T0 ~ OUT7 = On           | -                   | 5.1  | 6.5                 |       |
|                                  | ON                                       | I <sub>DD</sub> (on) 2  | $R_{\text{ext}} = 744\Omega,  \overline{\text{OU}}$                                           | T0 ~ OUT7 = On           | -                   | 6.3  | 8.0                 |       |

# Electrical Characteristics ( $V_{DD}$ = 3.3V)

| Characteristics                 |                                  | Symbol                  | Cond                                                                                              | dition                          | Min.                | Тур. | Max.                | Unit  |
|---------------------------------|----------------------------------|-------------------------|---------------------------------------------------------------------------------------------------|---------------------------------|---------------------|------|---------------------|-------|
|                                 | Supply Voltage V <sub>DD</sub> - |                         | 3.0                                                                                               | 3.3                             | 4.5                 | V    |                     |       |
| Sustaining Voltage at OUT Ports |                                  | $V_{DS}$                | OUT0∼ OUT7                                                                                        |                                 | -                   | -    | 17.0                | V     |
|                                 |                                  | I <sub>OUT</sub>        |                                                                                                   | est Circuit for naracteristics" | 3                   | -    | 30                  | mA    |
| Output Current                  |                                  | I <sub>OH</sub>         | SI                                                                                                | DO                              | -                   | -    | -1.0                | mA    |
|                                 |                                  | I <sub>OL</sub>         | SI                                                                                                | DO                              | -                   | -    | 1.0                 | mA    |
| Innut Valtage                   | "H" level                        | V <sub>IH</sub>         | Ta = -4                                                                                           | ŀ0~85°C                         | $0.7 \times V_{DD}$ | -    | $V_{DD}$            | V     |
| Input Voltage                   | "L" level                        | V <sub>IL</sub>         | Ta = -4                                                                                           | ŀ0~85°C                         | GND                 | -    | 0.3×V <sub>DD</sub> | V     |
| Output Leakag                   | e Current                        | I <sub>OH</sub>         | V <sub>DS</sub> =                                                                                 | 17.0V                           | -                   | -    | 0.5                 | μΑ    |
| Output Valtage                  | CDO                              | V <sub>OL</sub>         | I <sub>OL</sub> = +                                                                               | 1.0mA                           | -                   | -    | 0.4                 | V     |
| Output voitage                  | Output Voltage SDO               |                         | I <sub>OH</sub> = -1.0mA                                                                          |                                 | 2.9                 | -    | -                   | V     |
| Output Current 1                |                                  | I <sub>OUT(1)</sub>     | $V_{DS} \ge 0.8V$                                                                                 | R <sub>ext</sub> = 6200Ω        | -                   | 3    | -                   | mA    |
| Current Skew 1                  |                                  | dl <sub>OUT(1)</sub>    | $I_{OL}$ = 3mA<br>$V_{DS} \ge 0.8V$                                                               | R <sub>ext</sub> = 6200Ω        | -                   | ±1   | ±3                  | %     |
| Output Curren                   | Output Current 2                 |                         | $V_{DS} \ge 0.8V$                                                                                 | $R_{ext}$ = 744 $\Omega$        | -                   | 25   | -                   | mA    |
| Current Skew                    | 2                                | dl <sub>OUT(2)</sub>    | $I_{OL}$ = 25mA $V_{DS} \ge 0.8V$                                                                 | R <sub>ext</sub> = 744Ω         | -                   | ±1   | ±3                  | %     |
| Output Curren                   |                                  | %/dV <sub>DS</sub>      | V <sub>DS</sub> within 1.0V and 3.0V                                                              |                                 | -                   | ±0.1 | -                   | % / V |
| Output Curren Supply Voltage    |                                  | %/dV <sub>DD</sub>      | V <sub>DD</sub> within 3                                                                          | .0V and 3.6V                    | -                   | ±1   | -                   | % / V |
| Pull-up Resisto                 | or                               | R <sub>IN</sub> (up)    | ā                                                                                                 | DE                              | 200                 | 370  | 700                 | ΚΩ    |
| Pull-down Res                   | istor                            | R <sub>IN</sub> (down)  | L                                                                                                 | .E                              | 200                 | 370  | 700                 | ΚΩ    |
|                                 |                                  | I <sub>DD</sub> (off) 1 | R <sub>ext</sub> = Open, Ol                                                                       | JT0 ~ OUT7 = Off                | -                   | 1.2  | 2.0                 |       |
|                                 | "OFF"                            | I <sub>DD</sub> (off) 2 | $R_{\text{ext}} = 6200\Omega$ , $\overline{\text{OUT0}} \sim \overline{\text{OUT7}} = \text{Off}$ |                                 | -                   | 2.3  | 3.0                 |       |
| Supply<br>Current               |                                  | I <sub>DD</sub> (off) 3 |                                                                                                   | JT0 ~ OUT7 = Off                | -                   | 4.5  | 6.0                 | mA    |
| Carront                         | "ON!"                            | I <sub>DD</sub> (on) 1  | $R_{\text{ext}}$ = 6200 $\Omega$ , $\overline{Ol}$                                                |                                 | -                   | 3.5  | 5.0                 |       |
|                                 | "ON"                             | I <sub>DD</sub> (on) 2  | $R_{\text{ext}} = 744\Omega$ , $\overline{OU}$                                                    | JT0 ~ OUT7 = On                 | -                   | 5.7  | 7.0                 |       |

## **Test Circuit for Electrical Characteristics**



# Switching Characteristics (V<sub>DD</sub>= 5.0V)

| Charact                             | teristics       | Symbol              | Condition                                                                                                                                                 | Min. | Тур. | Max. | Unit |
|-------------------------------------|-----------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
|                                     | CLK - OUT2n     |                     |                                                                                                                                                           | -    | 120* | 140  | ns   |
|                                     | CLK - OUT2n + 1 | t <sub>pLH1</sub>   |                                                                                                                                                           | -    | 80   | 100  | ns   |
|                                     | LE - OUT2n      | 4                   |                                                                                                                                                           | _    | 120* | 140  | ns   |
| Propagation Delay Time ("L" to "H") | LE - OUT2n + 1  | t <sub>pLH2</sub>   |                                                                                                                                                           | _    | 80   | 100  | ns   |
| , ,                                 | OE -OUT2n       | 4                   |                                                                                                                                                           | _    | 120* | 140  |      |
|                                     | OE - OUT2n + 1  | t <sub>pLH3</sub>   |                                                                                                                                                           | -    | 80   | 100  | ns   |
|                                     | CLK - SDO       | t <sub>pLH4</sub>   |                                                                                                                                                           | -    | 25   | 35   | ns   |
|                                     | CLK - OUT2n     |                     |                                                                                                                                                           | -    | 120* | 140  | ns   |
|                                     | CLK - OUT2n + 1 | t <sub>pHL1</sub>   | V 5.0V                                                                                                                                                    | _    | 80   | 100  | ns   |
|                                     | LE - OUT2n      |                     | $V_{DD}=5.0V$ $V_{IH}=V_{DD}$ $V_{IL}=GND$ $R_{ext}=930\Omega$ $V_{LED}=4.5V$ $R_{L}=162\Omega$ $C_{L}=10pF$ $C_{1}=100nF$ $C_{2}=4.7uF$ $(Freq.=500KHz)$ | -    | 120* | 140  | ns   |
| Propagation Delay Time ("H" to "L") | LE - OUT2n + 1  | t <sub>pHL2</sub>   |                                                                                                                                                           | -    | 80   | 100  | ns   |
| ( ) = ,                             | OE - OUT2n      | t <sub>pHL3</sub>   |                                                                                                                                                           | -    | 120* | 140  |      |
|                                     | OE - OUT2n + 1  |                     |                                                                                                                                                           | _    | 80   | 100  | ns   |
|                                     | CLK - SDO       | t <sub>pHL4</sub>   |                                                                                                                                                           | _    | 25   | 35   | ns   |
|                                     | CLK             | t <sub>w(CLK)</sub> |                                                                                                                                                           | 20   | -    | -    | ns   |
| Pulse Width                         | LE              | t <sub>w(L)</sub>   |                                                                                                                                                           | 20   | -    | -    | ns   |
|                                     | ŌĒ              | $t_{w(OE)}$         |                                                                                                                                                           | 300  | -    | -    | ns   |
| Hold Time for LE                    |                 | t <sub>h(L)</sub>   |                                                                                                                                                           | 5    | -    | -    | ns   |
| Setup Time for LE                   |                 | t <sub>su(L)</sub>  |                                                                                                                                                           | 5    | -    | -    | ns   |
| Maximum CLK Rise Time               |                 | t <sub>r</sub>      |                                                                                                                                                           | -    | -    | 500  | ns   |
| Maximum CLK Fall Time               |                 | t <sub>f</sub>      |                                                                                                                                                           | -    | -    | 500  | ns   |
| SDO Rise Time                       |                 | t <sub>r,SDO</sub>  |                                                                                                                                                           | _    | 15   | 25   | ns   |
| SDO Fall Time                       |                 | $t_{f,SDO}$         |                                                                                                                                                           | _    | 15   | 25   | ns   |
| Output Rise Time o                  | f Output Ports  | t <sub>or</sub>     |                                                                                                                                                           | _    | 140  | 180  | ns   |
| Output Fall Time of                 | Output Ports    | t <sub>of</sub>     |                                                                                                                                                           | -    | 65   | 90   | ns   |

<sup>\*</sup> The delay time of output channels is 40ns between odd number  $\overline{OUT2n+1}$  (e.g. OUT1, OUT3, OUT5, etc.) and even number  $\overline{OUT2n}$  (e.g. OUT2, OUT4, OUT6, etc.). MBI5167 has a built-in staggered circuit to perform delay mechanism, by which the even and odd output ports will be turned on at a different time so that the instant current from the power line will be lowered.

Switching Characteristics (V<sub>DD</sub>= 3.3V)

| Characteri                             | stics           | Symbol              | Condition                                                                                                                                                                                                           | Min. | Тур. | Max. | Unit |
|----------------------------------------|-----------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
|                                        | CLK - OUT2n     | t <sub>pLH1</sub>   |                                                                                                                                                                                                                     | -    | 120* | 140  | ns   |
|                                        | CLK - OUT2n + 1 | <b>ւ</b> pLH1       |                                                                                                                                                                                                                     | -    | 80   | 100  | ns   |
|                                        | LE - OUT2n      |                     |                                                                                                                                                                                                                     | -    | 120* | 140  | ns   |
| Propagation Delay Time<br>("L" to "H") | LE - OUT2n + 1  | t <sub>pLH2</sub>   |                                                                                                                                                                                                                     | -    | 80   | 100  | ns   |
| ,                                      | OE -OUT2n       |                     |                                                                                                                                                                                                                     | -    | 120* | 140  | 20   |
|                                        | OE -OUT2n + 1   | t <sub>pLH3</sub>   |                                                                                                                                                                                                                     | -    | 80   | 100  | ns   |
|                                        | CLK - SDO       | t <sub>pLH4</sub>   |                                                                                                                                                                                                                     | į    | 25   | 35   | ns   |
|                                        | CLK - OUT2n     | 1                   |                                                                                                                                                                                                                     | -    | 140  | 160  | ns   |
|                                        | CLK - OUT2n + 1 | t <sub>pHL1</sub>   | $\begin{array}{c} V_{DD} = 3.3V \\ V_{IH} = V_{DD} \\ V_{IL} = GND \\ R_{ext} = 930\Omega \\ V_{LED} = 4.5V \\ R_{L} = 162\Omega \\ C_{L} = 10pF \\ C_{1} = 100nF \\ C_{2} = 4.7uF \\ (Freq. = 500KHz) \end{array}$ | -    | 100  | 120  | ns   |
|                                        | LE - OUT2n      | t <sub>pHL2</sub>   |                                                                                                                                                                                                                     | -    | 140  | 160  | ns   |
| Propagation Delay Time ("H" to "L")    | LE - OUT2n + 1  |                     |                                                                                                                                                                                                                     | -    | 100  | 120  | ns   |
| ,                                      | OE -OUT2n       | t <sub>pHL3</sub>   |                                                                                                                                                                                                                     |      | 140  | 160  | ns   |
|                                        | OE - OUT2n + 1  |                     |                                                                                                                                                                                                                     | -    | 100  | 120  |      |
|                                        | CLK - SDO       | t <sub>pHL4</sub>   |                                                                                                                                                                                                                     | -    | 25   | 35   | ns   |
|                                        | CLK             | t <sub>w(CLK)</sub> |                                                                                                                                                                                                                     | 20   | -    | -    | ns   |
| Pulse Width                            | LE              | $t_{w(L)}$          |                                                                                                                                                                                                                     | 20   | -    | -    | ns   |
|                                        | ŌĒ              | $t_{\text{w(OE)}}$  |                                                                                                                                                                                                                     | 300  | -    | -    | ns   |
| Hold Time for LE                       |                 | t <sub>h(L)</sub>   |                                                                                                                                                                                                                     | 5    | _    | -    | ns   |
| Setup Time for LE                      |                 | t <sub>su(L)</sub>  |                                                                                                                                                                                                                     | 5    | -    | -    | ns   |
| Maximum CLK Rise Time                  |                 | t <sub>r</sub>      |                                                                                                                                                                                                                     | -    | -    | 500  | ns   |
| Maximum CLK Fall Time                  |                 | t <sub>f</sub>      |                                                                                                                                                                                                                     | -    | _    | 500  | ns   |
| SDO Rise Time                          |                 | t <sub>r,SDO</sub>  | ]                                                                                                                                                                                                                   | -    | 15   | 25   | ns   |
| SDO Fall Time                          |                 | $t_{f,SDO}$         | 1                                                                                                                                                                                                                   | -    | 15   | 25   | ns   |
| Output Rise Time of Outp               | ut Ports        | t <sub>or</sub>     | ]                                                                                                                                                                                                                   | -    | 150  | 180  | ns   |
| Output Fall Time of Outpu              | t Ports         | t <sub>of</sub>     | ]                                                                                                                                                                                                                   | -    | 70   | 90   | ns   |

# **Test Circuit for Switching Characteristics**



# **Timing Waveform**





### **Application Information**

#### **Constant Current**

To design LED displays, MBI5167 provides nearly no variation in current from channel to channel and from IC to IC. This can be achieved by:

- 1) The maximum current variation between channels is less than ±3%, and that between ICs is less than ±6%.
- 2) In addition, the current characteristic of output stage is flat and users can refer to the figure as shown below. The output current can be kept constant regardless of the variations of LED forward voltages (V<sub>F</sub>). This guarantees LED to be performed on the same brightness as user's specification.





#### **Setting Output Current**

The output current of each channel ( $I_{OUT}$ ) is set by an external resistor,  $R_{ext}$ . The relationship between  $I_{OUT}$  and  $R_{ext}$  is shown in the following figure.

Also, the output current can be calculated from the equation:

 $V_{R-EXT}$  = 1.24V ;  $I_{OUT}$ = ( $V_{R-EXT}$  /  $R_{ext}$  ) x 15 within ± 3%



Where  $R_{ext}$  is the resistance of the external resistor connected to R-EXT terminal and  $V_{R-EXT}$  is the voltage of R-EXT terminal. The magnitude of current (as a function of  $R_{ext}$ ) is around 3mA at 6200  $\Omega$ , 10mA at 1860 $\Omega$ , and 25mA at 744 $\Omega$ .

#### **Package Power Dissipation (PD)**

The maximum allowable package power dissipation is determined as  $P_D(max) = (T_{j,max} - T_a) / R_{th(j-a)}$ . When 8 output channels are turned on simultaneously, the actual package power dissipation is  $P_D(act) = (I_{DD} \times V_{DD}) + (I_{OUT} \times Duty \times V_{DS} \times 8)$ . Therefore, to keep  $P_D(act) \le P_D(max)$ , the allowable maximum output current as a function of duty cycle is:

 $I_{OUT} = \{ [ (T_j - T_a) / R_{th(j-a)}] - (I_{DD} \times V_{DD}) \} / V_{DS} / Duty / 8, where T_j = 150$ °C.



**GD** Device Type



**GP Device Type** 

| Condition: V <sub>DD</sub> =5V, I <sub>OUT</sub> = 45mA, 8 Output Channels |                      |  |  |  |
|----------------------------------------------------------------------------|----------------------|--|--|--|
| Device Type                                                                | $R_{th(j-a)}$ (°C/W) |  |  |  |
| GD                                                                         | 79.71                |  |  |  |
| GP                                                                         | 83.38                |  |  |  |

The maximum power dissipation,  $P_D(max) = (T_{j,max} - T_a) / R_{th(j-a)}$ , decreases as the ambient temperature increases.



#### Load Supply Voltage (V<sub>LED</sub>)

MBI5167 is designed to operate with adequate  $V_{DS}$  to achieve constant current.  $V_{DS}$  together with  $I_{OUT}$  should not exceed the package power dissipation limit,  $P_{D(max)}$ .

As in the figure below,  $V_{DS} = V_{LED} - V_F$ , and  $V_{LED}$  is the load supply voltage.  $P_{D(act)}$  will be greater than  $P_{D(max)}$ , if  $V_{DS}$  drops too much voltage on the driver. In this case, it is recommended to use the lowest possible supply voltage or to set an external voltage reducer,  $V_{DROP}$ .

A voltage reducer lets  $V_{DS} = (V_{LED} - V_F) - V_{DROP}$ .

Resistors can be used in the applications as shown in the following figure.



## **Switching Noise Reduction**

LED driver ICs are frequently used in switch-mode applications which always behave with switching noise due to the parasitic inductance on PCB. To eliminate switching noise, refer to "Application Note for 8-bit and 16-bit LED Drivers- Overshoot".

### Soldering Process of "Pb-free" Package Plating\*

Macroblock has defined "Pb-Free" to mean semiconductor products that are compatible with the current RoHS requirements and selected 100% pure tin (Sn) to provide forward and backward compatibility with both the current industry-standard SnPb-based soldering processes and higher-temperature Pb-free processes. Pure tin is widely accepted by customers and suppliers of electronic devices in Europe, Asia and the US as the lead-free surface finish of choice to replace tin-lead. Also, it is backward compatible to standard 215°C to 240°C reflow processes which adopt tin/lead (SnPb) solder paste. However, in the whole Pb-free soldering processes and materials, 100% pure tin (Sn) will all require up to 260°C for proper soldering on boards, referring to J-STD-020C as shown below.



<sup>\*</sup>Note: For details, please refer to Macroblock's "Policy on Pb-free & Green Package".

# **Package Outline**



MBI5167GD Outline Drawing



MBI5167GP Outline Drawing

Note: The unit for the outline drawing is mm.

## **Product Top-mark Information**



## **Product Revision History**

| Datasheet Version | Device Version Code |
|-------------------|---------------------|
| V1.00             | Α                   |
| V1.01             | В                   |

## **Product Ordering Information**

| Part Number | Package Type    | Weight (g) | Minimum Order Quantity (Pieces per Reel) |
|-------------|-----------------|------------|------------------------------------------|
| MBI5167GD   | SOP16-150-1.27  | 0.13       | 2,500                                    |
| MBI5167GP   | SSOP16-150-0.64 | 0.07       | 2,500                                    |

#### **Disclaimer**

Macroblock reserves the right to make changes, corrections, modifications, and improvements to their products and documents or discontinue any product or service without notice. Customers are advised to consult their sales representative for the latest product information before ordering. All products are sold subject to the terms and conditions supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

Macroblock's products are not designed to be used as components in device intended to support or sustain life or in military applications. Use of Macroblock's products in components intended for surgical implant into the body, or other applications in which failure of Macroblock's products could create a situation where personal death or injury may occur, is not authorized without the express written approval of the President of Macroblock. Macroblock will not be held liable for any damages or claims resulting from the use of its products in medical and military applications.

All text, images, logos and information contained on this document is the intellectual property of Macroblock.

Unauthorized reproduction, duplication, extraction, use or disclosure of the above mentioned intellectual property will be deemed as infringement.